2023-01-27 11:15:11 +03:00
|
|
|
# -------------------------------------------------------------------------- #
|
|
|
|
#
|
|
|
|
# Copyright (C) 2018 Intel Corporation. All rights reserved.
|
|
|
|
# Your use of Intel Corporation's design tools, logic functions
|
|
|
|
# and other software and tools, and its AMPP partner logic
|
|
|
|
# functions, and any output files from any of the foregoing
|
|
|
|
# (including device programming or simulation files), and any
|
|
|
|
# associated documentation or information are expressly subject
|
|
|
|
# to the terms and conditions of the Intel Program License
|
|
|
|
# Subscription Agreement, the Intel Quartus Prime License Agreement,
|
|
|
|
# the Intel FPGA IP License Agreement, or other applicable license
|
|
|
|
# agreement, including, without limitation, that your use is for
|
|
|
|
# the sole purpose of programming logic devices manufactured by
|
|
|
|
# Intel and sold by Intel or its authorized distributors. Please
|
|
|
|
# refer to the applicable agreement for further details.
|
|
|
|
#
|
|
|
|
# -------------------------------------------------------------------------- #
|
|
|
|
#
|
|
|
|
# Quartus Prime
|
|
|
|
# Version 18.1.0 Build 625 09/12/2018 SJ Lite Edition
|
|
|
|
# Date created = 10:16:23 January 27, 2023
|
|
|
|
#
|
|
|
|
# -------------------------------------------------------------------------- #
|
|
|
|
#
|
|
|
|
# Notes:
|
|
|
|
#
|
|
|
|
# 1) The default values for assignments are stored in the file:
|
|
|
|
# sigdel_assignment_defaults.qdf
|
|
|
|
# If this file doesn't exist, see file:
|
|
|
|
# assignment_defaults.qdf
|
|
|
|
#
|
|
|
|
# 2) Altera recommends that you do not modify this file. This
|
|
|
|
# file is updated automatically by the Quartus Prime software
|
|
|
|
# and any changes you make may be lost or overwritten.
|
|
|
|
#
|
|
|
|
# -------------------------------------------------------------------------- #
|
|
|
|
|
|
|
|
|
|
|
|
set_global_assignment -name FAMILY "Cyclone IV E"
|
2023-02-07 16:10:37 +03:00
|
|
|
set_global_assignment -name DEVICE EP4CE15F23C8
|
2023-01-27 11:15:11 +03:00
|
|
|
set_global_assignment -name TOP_LEVEL_ENTITY sigdel
|
|
|
|
set_global_assignment -name ORIGINAL_QUARTUS_VERSION 18.1.0
|
|
|
|
set_global_assignment -name PROJECT_CREATION_TIME_DATE "10:16:23 JANUARY 27, 2023"
|
|
|
|
set_global_assignment -name LAST_QUARTUS_VERSION "18.1.0 Lite Edition"
|
|
|
|
set_global_assignment -name PROJECT_OUTPUT_DIRECTORY output_files
|
2023-02-07 16:10:37 +03:00
|
|
|
set_global_assignment -name MIN_CORE_JUNCTION_TEMP 0
|
|
|
|
set_global_assignment -name MAX_CORE_JUNCTION_TEMP 85
|
2023-01-27 11:15:11 +03:00
|
|
|
set_global_assignment -name ERROR_CHECK_FREQUENCY_DIVISOR 1
|
|
|
|
set_global_assignment -name EDA_SIMULATION_TOOL "ModelSim-Altera (SystemVerilog)"
|
|
|
|
set_global_assignment -name EDA_TIME_SCALE "1 ps" -section_id eda_simulation
|
|
|
|
set_global_assignment -name EDA_OUTPUT_DATA_FORMAT "SYSTEMVERILOG HDL" -section_id eda_simulation
|
|
|
|
set_global_assignment -name POWER_PRESET_COOLING_SOLUTION "23 MM HEAT SINK WITH 200 LFPM AIRFLOW"
|
|
|
|
set_global_assignment -name POWER_BOARD_THERMAL_MODEL "NONE (CONSERVATIVE)"
|
|
|
|
set_global_assignment -name PARTITION_NETLIST_TYPE SOURCE -section_id Top
|
|
|
|
set_global_assignment -name PARTITION_FITTER_PRESERVATION_LEVEL PLACEMENT_AND_ROUTING -section_id Top
|
|
|
|
set_global_assignment -name PARTITION_COLOR 16764057 -section_id Top
|
|
|
|
set_global_assignment -name EDA_TEST_BENCH_ENABLE_STATUS TEST_BENCH_MODE -section_id eda_simulation
|
2023-01-27 17:06:29 +03:00
|
|
|
set_global_assignment -name EDA_NATIVELINK_SIMULATION_TEST_BENCH sigdel_tb -section_id eda_simulation
|
2023-01-27 11:15:11 +03:00
|
|
|
set_global_assignment -name EDA_TEST_BENCH_NAME inc_lut_tb -section_id eda_simulation
|
|
|
|
set_global_assignment -name EDA_DESIGN_INSTANCE_NAME NA -section_id inc_lut_tb
|
|
|
|
set_global_assignment -name EDA_TEST_BENCH_MODULE_NAME inc_lut_tb -section_id inc_lut_tb
|
2023-01-27 17:06:29 +03:00
|
|
|
set_global_assignment -name EDA_TEST_BENCH_NAME lut_mod_tb -section_id eda_simulation
|
|
|
|
set_global_assignment -name EDA_DESIGN_INSTANCE_NAME NA -section_id lut_mod_tb
|
|
|
|
set_global_assignment -name EDA_TEST_BENCH_MODULE_NAME lut_mod_tb -section_id lut_mod_tb
|
|
|
|
set_global_assignment -name SYSTEMVERILOG_FILE ../../HDL/phacc.sv
|
|
|
|
set_global_assignment -name QIP_FILE ../../HDL/IP/sinelut.qip
|
|
|
|
set_global_assignment -name SYSTEMVERILOG_FILE ../../HDL/sigdel.sv
|
|
|
|
set_global_assignment -name SYSTEMVERILOG_FILE ../../HDL/sdmod.sv
|
|
|
|
set_global_assignment -name EDA_NATIVELINK_SIMULATION_SETUP_SCRIPT simulation/modelsim/wave.do -section_id eda_simulation
|
2023-01-27 11:15:11 +03:00
|
|
|
set_global_assignment -name EDA_TEST_BENCH_FILE inc_lut_tb.sv -section_id inc_lut_tb
|
2023-01-27 17:06:29 +03:00
|
|
|
set_global_assignment -name EDA_TEST_BENCH_FILE lut_mod_tb.sv -section_id lut_mod_tb
|
|
|
|
set_global_assignment -name EDA_TEST_BENCH_NAME sigdel_tb -section_id eda_simulation
|
|
|
|
set_global_assignment -name EDA_DESIGN_INSTANCE_NAME NA -section_id sigdel_tb
|
|
|
|
set_global_assignment -name EDA_TEST_BENCH_MODULE_NAME sigdel_tb -section_id sigdel_tb
|
|
|
|
set_global_assignment -name EDA_TEST_BENCH_FILE sigdel_tb.sv -section_id sigdel_tb
|
2023-02-07 16:10:37 +03:00
|
|
|
set_location_assignment PIN_T2 -to clk
|
|
|
|
set_location_assignment PIN_E4 -to clr_n
|
|
|
|
set_location_assignment PIN_E3 -to fout
|
2023-01-27 11:15:11 +03:00
|
|
|
set_instance_assignment -name PARTITION_HIERARCHY root_partition -to | -section_id Top
|