fpga-lab-2/HDL/IP/sinelut_inst.v

6 lines
91 B
Coq
Raw Normal View History

2023-01-27 11:15:11 +03:00
sinelut sinelut_inst (
.address ( address_sig ),
.clock ( clock_sig ),
.q ( q_sig )
);